# EE204: Computer Architecture

Lecture 2

## 2-1 Integrated Circuits

- Integrated Circuits(IC)
  - Digital circuits are constructed with *Integrated Circuits*
  - An Integrated Circuits is a small silicon semiconductor crystal, called *chip*
  - The various gates are interconnected inside the chip to form the required circuit
  - The number of pins may range from 14 in a small IC package to 100 or more in a larger package
  - Each IC has a numeric designation printed on the surface of the package for identification

#### 2-2 Decoder/Encoder

#### Decoder

- A combinational circuit that converts binary information from the *n* coded inputs to a maximum of 2<sup>n</sup> unique outputs
- n-to-m line decoder =  $n \times m$  decoder
  - **n** inputs, **m** outputs
- If the n-bit coded information has unused bit combinations, the decoder may have less than 2<sup>n</sup> outputs Fig. 2-1 3-to-8
  - $m \le 2^n$
- 3-to-8 Decoder

A Binary-to-octal conversion Enable

- Logic Diagram : Fig. 2-1
- Truth Table : Tab. 2-1
- Commercial decoders include one or more Enable Input(E)



Tab. 2-1 Truth table for 3-to-8 Decoder



**A1** 

**A0** 

#### 2-2 Decoder/Encoder

NAND Gate Decoder

\* Fig. 2-1 3-to-8 Decoder

- Constructed with NAND instead of AND gates
- Logic Diagram/Truth Table : Fig. 2-2

Fig. 2-2 2-to-4 Decoder with NAND gates

- Decoder Expansion
  - Constructed decoder : Fig. 2-3
  - 3 X 8 Decoder constructed with two 2 X 4 Decoder
- Encoder
  - ◆ Inverse Operation of a decoder Tab. 2-2 Truth Table for
  - ◆ 2<sup>n</sup> input, n output
  - Truth Table : *Tab. 2-2*
    - 3 OR Gates Implementation

$$\rightarrow$$
 A0 = D1 + D3 + D5 + D7

- $\rightarrow$  A1 = D2 + D3 + D6 + D7
- » A2 = D4 + D5 + D6 + D7



Table

Enable(E
)
(b) Logic
Diagram

A0
A1
A2

20
Decersion D
D3

A<sub>0</sub>

D0

**D1** 

**D2** 



A1 A0
0 0
0 1
1 0
1 1
0 0
0 1Fig. 2-3 A 3-to-8 Decoder
1 0 constructed with 6
1 1

#### 2-3 Multiplexers

- Multiplexer(Mux)
  - A combinational circuit that receives binary information from one of 2<sup>n</sup> input data lines and directs it to a single output line
  - A 2<sup>n</sup> -to 1 multiplexer has 2<sup>n</sup> input data lines and n input selection lines(Data Selector)
  - 4-to-1 multiplexer Diagram : Fig. 2-4
  - 4-to-1 multiplexer Function Table : *Tab. 2-3*

- Quadru**ble**t**2**<sup>1</sup>toter Multiplexer
  - Quadruple 2-to-1 Multiplexer : Fig. 2-5



**S0 S1** Fig. 2-4 4-to-1 Line **Enable** Select Quadru ple 2 x 1 Mux (b) Block Diagram

 $I_2$ 

 $I_3$ 

Y

#### 2-4 Registers

- Register
  - A group of flip-flops with each flip-flop capable of storing one bit of information
  - An n-bit register has a group of n flip-flops and is capable of storing any binary information of n bits
  - The simplest register consists only of flip-flops, with no external gate:
     Fig. 2-7
  - A clock input C will load all four inputs in parallel

 The clock must be inhibited if the content of the register must be left unchanged



#### 2-4 Registers

- Register with Parallel Load
  - A 4-bit register with a load control input: Fig. 2-8
  - The clock inputs receive clock pulses at all times
  - Load Input
    - 1 : Four input transfer
    - 0 : Input inhibited, Feedback from output to input(no change)



Fig. 2-8 4-bit register with parallel load

#### Shift Register

- A register capable of shifting its binary information in one or both directions
- The logical configuration of a shift register consists of a chain of flip-flops in cascade
- The simplest possible shift register uses only flip-flops: Fig. 2-9
- The serial input determines what goes into the leftmost position during the shift
- The serial output is taken from the output of the rightmost flip-flop



Fig. 2-9 4-bit shift register



Fig c. Operation of 6bit Shift Register

- Bidirectional Shift Register with Parallel Load
  - A register capable of shifting in one direction only is called a unidirectional shift register
  - A register that can shift in both directions is called a bidirectional shift register
  - The most general shift register has all the capabilities listed below:
    - An input clock pulse to synchronize all operations
    - A shift-right /left (serial output/input)
    - A parallel load, n parallel output lines
    - The register unchanged even though clock pulses are applied continuously
  - 4-bit bidirectional shift register with parallel load :
     Fig. 2-10



 $S_1S_0 = 00$  :  $A_i \rightarrow A_i$  (No change)

 $S_1S_0 = 01$  :  $A_{i-1} \rightarrow A_i$  (Shift)  $S_1S_0 = 10$  :  $A_{i+1} \rightarrow A_i$  (Shift)

 $S_1S_0 = 11$  : Parallel load

| Mode |    | Operation         |
|------|----|-------------------|
| S1   | S0 |                   |
| 0    | 0  | No chage          |
| 0    | 1  | Shift right(down) |
| 1    | 0  | shift left(up)    |
| 1    | 1  | Parallel load     |

Tab. 2-4 Function Table for Register of Fig. 2-9

Fig. 2-10 Bidirectional shift register

#### 2-6 Binary Counter

#### Counter

- A register goes through a predetermined sequence of state(Upon the application of input pulses)
- Used for counting the number of occurrences of an event and useful for generating timing signals to control the sequence of operations in digital computers
- ◆ An n-bit binary counter is a register of n flip-flop(count from 0 to 2<sup>n</sup> -1)
- 4 bit Synchronous Binary Counter



A counter circuit will usually employ F/F with complementing capabilities(T and J-K F/F)

#### 2-6 Binary Counter

Operation

No change

Clear outputs to 0

Clear

- Binary Counter with Parallel Load
  - Counters employed in digital systems(CPU Register) require a parallel load capability for transferring an initial binary number prior to the count operation
  - 4-bit binary counter with Clear, Parallel Load, and Increment(Counter):

TABLE 2-5 Function Table for the Register of Fig. 2-12

Increment

Fig. 2-11

Clear

Clock

Function Table: Tab. 2-5

Load

Load Increment  $I_0$  $A_2$ Increment count by 1 Outpu Load inputs Io through I3 Carry

Fig. 2-11 4-bit binary counter with parallel load

#### 2-7 Memory Unit

#### Memory Unit

- A collection of storage cells together with associated circuits needed to transfer information in and out of storage
- The memory stores binary information in groups of bits called words
- Word
  - A group of binary information that is processed in one simultaneous operation
- Byte
  - A group of eight bits (nibble : four bits)
- The number of address line = k
  - Address(Identification number): 0, 1, 2, 3, ... up to 2<sup>k</sup> -1
  - The selection of specific word inside memory: k bit binary address
  - 1 Kilo= 2<sup>10</sup>, 1 Mega= 2<sup>20</sup>, 1 Giga= 2<sup>30</sup>
  - 16 bit address line : 2<sup>16</sup>= 64 K
- Solid State Memory(IC Memory)
  - RAM(Volatile Memory)
  - ROM(Non-volatile Memory)



FFFF

#### 2-7 Memory Unit

- Random Access Memory
  - The memory cells can be accessed for information transfer from any desired random location
  - Communication between a memory and its environment is achieved through data input and output lines, address selection lines, and control lines: Fig. 2-12
  - The two operations that a random-access memory can perform are the write and read operations
  - Memory Write
    - 1) Apply the binary address
    - 2) Apply the data bits
    - 3) Activate the write input
  - Memory Read
    - 1) Apply the binary address
    - 2) Activate the read input
      - » The content of the selected word does not change after reading



Fig. 2-12 Block diagram of RAM

#### 2-7 Memory Unit

- Read-Only Memory
  - A memory unit that performs the read operation only; it does not have a write capability
  - ROM comes with special internal electronic fuses that can be "programmed" for a specific configuration
  - ◆ m x n ROM : Fig. 2-13
    - k address input lines to select one of  $2^k = m \text{ words}$  of memory, and n output lines(n bits word)
  - ROM is classified as a combinational circuit, because the outputs are a function of only the present inputs(address lines)
    - There is no need for providing storage capabilities as in a RAM
  - Types of ROMs
    - UVEPROM(Chip level erase), EEPROM(Byte level erase), Flash ROM(Page or block level erase), OTPROM, Mask ROM



## Number Representation in MIPS Architecture

- Binary Digits
- LSBs vs. MSBs
- Representing signed numbers (positive and negative)
- Extending numbers from 16 bits to 32 bits
- Integer representation